

# SiC714CD10

**Vishay Siliconix** 

# Fast Switching MOSFETs With Integrated Driver

| PRODUCT SUMMARY            |                  |  |  |  |  |
|----------------------------|------------------|--|--|--|--|
| Input Voltage Range        | 3.3 to 15 V      |  |  |  |  |
| Output Voltage Range       | 0.5 to 6 V       |  |  |  |  |
| Operating Frequency        | 100 kHz to 1 MHz |  |  |  |  |
| Continuous Output Current  | Up to 27 A       |  |  |  |  |
| Peak Efficiency            | >94% at 300 kHz  |  |  |  |  |
| Optimized Duty Cycle Ratio | 10%              |  |  |  |  |



Ordering Information: SiC714CD10-T1 (with tape and reel)

#### DESCRIPTION

The SiC714CD10 is an integrated solution which contains two PWM–optimized MOSFETs (high side and low side MOSFETs) and a driver IC. Integrating the driver allows better optimization of Power MOSFETs. This minimizes the losses and provides better performance at higher frequency. The

#### **FEATURES**

- Low-side MOSFET control pin for pre-bias start-up
- Undervoltage Lockout for safe operation
- Internal boostrap diode reduces component count
- Break–Before–Make operation
- Turn-on/Turn-off Capability
- Compatible with any single or multi–phase PWM controller
- Low profile, thermally enhanced PowerPAK<sup>®</sup> MLF 10 x 10 Package

#### **APPLICATIONS**

- DC-to-DC Point-of-Load Converters
  - 3.3 V, 5 V, or 12-V Intermediate BUS
  - Examples
    - $-12 \dot{V}_{IN} / 0.8 2.5 V_{OUT}$
  - 5 V<sub>IN</sub> / 0.8 1.5 V<sub>OUT</sub>
- Servers and Computers
- Single and Multi-Phase Conversion

SIC714CD10 is packaged in Vishay Siliconix's high performance PowerPAK MLF 10x10 package. Compact copackaging of components helps to reduce stray inductance, and hence increase efficiency.

#### **FUNCTIONAL BLOCK DIAGRAM**



# SiC714CD10

### **Vishay Siliconix**

### **New Product**



| ABSOLUTE MAXIMUM RATINGS (T <sub>A</sub> = 25°C UNLESS OTHERWISE NOTED) |                                   |            |    |  |  |  |
|-------------------------------------------------------------------------|-----------------------------------|------------|----|--|--|--|
| Parameter Symbol Steady State                                           |                                   |            |    |  |  |  |
| Logic Supply                                                            | V <sub>DD</sub>                   | 7          |    |  |  |  |
| Logic Inputs                                                            | V <sub>PWM</sub>                  | 7.3        | v  |  |  |  |
| Drain Voltage                                                           | V <sub>IN</sub>                   | 20         | v  |  |  |  |
| Bootstrap Voltage                                                       | V <sub>BOOT</sub>                 | SW+ 7      |    |  |  |  |
| Maximum Power Dissipation (Measured at 25°C)                            | PD                                | 6          | W  |  |  |  |
| Operating Junction and Storage Temperature Range                        | T <sub>j</sub> , T <sub>stg</sub> | -65 to 125 |    |  |  |  |
| Soldering Recommendations (Peak Temperature) <sup>a, b</sup>            |                                   | 260        | °C |  |  |  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| RECOMMENDED OPERATING CONDITIONS |                   |              |      |  |  |
|----------------------------------|-------------------|--------------|------|--|--|
| Parameter                        | Symbol            | Steady State | Unit |  |  |
| Drain Voltage                    | V <sub>IN</sub>   | 3.0 to 15    |      |  |  |
| Logic Supply                     | V <sub>DD</sub>   | 4.5 to 5.5   | V    |  |  |
| Input Logic PWM Voltage          | V <sub>PWM</sub>  | 5            |      |  |  |
| Bootstrap Capacitor              | C <sub>BOOT</sub> | 100 n to 1 μ | F    |  |  |

| THERMAL RESISTANCE RATINGS                                  |              |                   |         |         |      |
|-------------------------------------------------------------|--------------|-------------------|---------|---------|------|
| Parameter <sup>c</sup>                                      |              | Symbol            | Typical | Maximum | Unit |
| Maximum Junction-to-Case                                    |              | R <sub>thJC</sub> | 2.1     | 2.6     |      |
| Maximum Junction-to-Ambient<br>(PCB = Copper 25 mm x 25 mm) | Steady State | R <sub>thJA</sub> | 50      | 75      | °C/W |

Notes

a. See Reliability Manual for profile. The PowerPAK MLF 10×10 is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection.

b. Rework Conditions: manual soldering with a soldering iron is not recommended for leadless components.

c. Junction-to-case thermal impedance of the PC board pads to ambient (RthJA = RthJC + RthPCB-A). It can also be used to estimate chip temperature if power dissipation and the lead temperature of a heat carrying (drain) lead is known.



# Vishay Siliconix

| Parameter                                     |       |                       | Test Conditions Unless Specified $T_{A}=25^{\circ}C$ 4.5 V < V <sub>DD</sub> < 5.5 V, 4.5 V < V <sub>D1</sub> <20 V        |                    | Limits |                  |       |      |
|-----------------------------------------------|-------|-----------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------|--------|------------------|-------|------|
|                                               |       | Symbol                |                                                                                                                            |                    | Min    | Typ <sup>a</sup> | Max   | Unit |
| Power Supplies                                |       |                       |                                                                                                                            |                    |        | 1                |       | 1    |
| Logic Voltage                                 |       | V <sub>DD</sub>       |                                                                                                                            |                    | 4.5    |                  | 5.5   | V    |
|                                               |       | I <sub>DD(EN)</sub>   | V <sub>DD</sub> = 4.5 V, SYNC = H, PWM = H, <u>SHDN</u> = H<br>V <sub>DD</sub> = 4.5 V, SYNC = H, PWM = H, <u>SHDN</u> = L |                    |        | 1166             |       | μΑ   |
| Logic Current (Static)                        |       | I <sub>DD(DIS)</sub>  |                                                                                                                            |                    |        | 120              |       |      |
|                                               |       | I <sub>DD1(DYN)</sub> | $V_{DD} = 5 \text{ V}, \text{ f}_{clk} = 250 \text{ kHz}^{c}$                                                              |                    |        | 27.5             |       |      |
| Logic Current (Dynamic)                       |       | I <sub>DD2(DYN)</sub> | $V_{DD} = 5 V, f_{Clk} = 0.7$                                                                                              | 7 MHz <sup>c</sup> |        | 59.5             |       | mA   |
| Logic Input                                   |       |                       |                                                                                                                            |                    |        |                  | •     |      |
|                                               | High  | V <sub>PWMH</sub>     |                                                                                                                            |                    | 2.5    |                  |       |      |
| Logic Input Voltage (VPWM)                    | Low   | V <sub>PWML</sub>     | V <sub>DD</sub> = 5 V, SYNC = H,                                                                                           | SHDN = H           |        |                  | 1.35  | v    |
| Logic Input Voltage (V <sub>SYNC</sub> )      |       | V <sub>SYNC</sub>     | $V_{DD} = 5 V, PWM = H,$                                                                                                   | SHDN = H           |        | 2.0              |       |      |
| Logic Input Voltage (V <sub>SHDN</sub> )      |       | V <sub>SHDN</sub>     | $V_{DD} = 5 V, PWM = H, SYNC = H$                                                                                          |                    |        | 2.0              |       | 1    |
| Input Voltage Hysteresis (PWI                 | N)    | V <sub>HYS</sub>      |                                                                                                                            |                    |        | 400              |       | mV   |
| Logic Input Current                           |       | ISHDN                 | V <sub>DD</sub> = 5.5 V, <u>SHDN</u> = 0 V                                                                                 |                    |        | 117              |       |      |
|                                               |       | I <sub>PWM</sub>      | V <sub>DD</sub> = 5.5 V, PWM = 5.5 V                                                                                       |                    |        | 120              |       | μΑ   |
| Protection                                    |       |                       |                                                                                                                            |                    |        |                  |       |      |
| Break-Before-Make Reference                   |       | V <sub>BBM</sub>      | V <sub>DD</sub> = 5.5 V                                                                                                    |                    |        | 2.4              |       |      |
| Under-Voltage Lockout                         |       | V <sub>UVLO</sub>     |                                                                                                                            |                    | 3.5    | 4                | 4.25  | v    |
| Under-Voltage Lockout Hyster                  | resis | V <sub>H</sub>        | $V_{DD} = 5 V, SYNC = H, SHDN = H$                                                                                         |                    |        | 0.4              |       | 1    |
| MOSFETs                                       |       |                       |                                                                                                                            |                    |        |                  |       |      |
| Drain-Source Voltage                          |       | V <sub>DS</sub>       | I <sub>D</sub> = 250 μA                                                                                                    |                    | 20     | 22               |       | V    |
| Drain-Source On-State Resistance <sup>a</sup> |       | r <sub>DS(on)1</sub>  | $V_{DD} = 5 \text{ V}, I_D = 10 \text{ A}$<br>$T_A = 25^{\circ}\text{C}$                                                   | High-Side          |        | 10.2             | 12.75 | mΩ   |
|                                               | anceª | r <sub>DS(on)2</sub>  |                                                                                                                            | Low-Side           |        | 3                | 3.6   |      |
| Diode Forward Voltage <sup>a</sup>            |       | V <sub>SD1</sub>      | I <sub>S</sub> = 2 A, V <sub>GS</sub> = 0 V                                                                                | High-Side          |        | 0.7              | 1.1   |      |
|                                               |       | V <sub>SD2</sub>      |                                                                                                                            | Low-Side           |        | 0.67             | 1.1   | v    |
| Dynamic <sup>b, c</sup>                       |       |                       |                                                                                                                            | ·                  |        |                  | -     | •    |
| Turn On Delay Time                            |       | t <sub>d(on)</sub>    | <u>г</u> г                                                                                                                 |                    |        | 66               |       |      |
| Turn Off Delay Time                           |       | t <sub>d(off)</sub>   |                                                                                                                            |                    |        | 32               | 1     | ns   |

Motes
a. Pulse test: pulse width ≤ 300 ms, duty cycle ≤ 2%.
b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.
c. Using application board SiDB766707.

# SiC714CD10

## **Vishay Siliconix**

**New Product** 



### TIMING DIAGRAM





### APPLICATION INFORMATION<sup>a</sup> (25°C UNLESS NOTED, LFM = 0)





Notes a. Experimental results using an evaluation board with a specific set of operating conditions.



# SiC714CD10

### **Vishay Siliconix**

#### PIN CONFIGURATION



|      | TRUTH TABLE |     |           |           |  |
|------|-------------|-----|-----------|-----------|--|
| SHDN | SYNC        | PWM | HS MOSFET | LS MOSFET |  |
| L    | х           | х   | OFF       | OFF       |  |
| Н    | L           | L   | OFF       | OFF       |  |
| Н    | L           | Н   | ON        | OFF       |  |
| Н    | Н           | L   | OFF       | ON        |  |
| Н    | Н           | Н   | ON        | OFF       |  |

| PIN DESCRIPTION                         |                   |                                                                                    |  |  |
|-----------------------------------------|-------------------|------------------------------------------------------------------------------------|--|--|
| Pin                                     | Symbol            | Description                                                                        |  |  |
| 1–9, 62–68                              | V <sub>IN</sub>   | Input Voltage (High-Side MOSFET Drain)                                             |  |  |
| 10, 13, 16–18, 20, 22, 25,<br>29–34, 61 | NC                | No Connect                                                                         |  |  |
| 11, 24                                  | CGND              | Control Ground. Should be connected to PGND externally                             |  |  |
| 12, 14                                  | C <sub>BOOT</sub> | Connection pin for Bootstrap Capacitor for Upper MOSFET                            |  |  |
| 15, 19, 21                              | V <sub>DD</sub>   | Logic Supply Voltage—decoupling to GND with a CAP is strongly recommended          |  |  |
| 23                                      | PWM               | Pulse Width Modulation (PWM) Signal Input                                          |  |  |
| 27                                      | SYNC              | Disable Low-Side MOSFET Drive                                                      |  |  |
| 28                                      | SHDN              | Disable All Functions (Active Low)                                                 |  |  |
| 26, 35–51                               | PGND              | Power Ground (Low-Side MOSFET Source)                                              |  |  |
| 52–60                                   | SW                | Connection Pin for Output Inductor (High-Side MOSFET Source/Low-Side MOSFET Drain) |  |  |

## SiC714CD10

**Vishay Siliconix** 

### **New Product**



### **DEVICE OPERATION**

#### **Pulse Width Modulator (PWM)**

This is a CMOS compatible logic input that receives the drive signals from the controller circuit. The PWM signal drives the buck switch.

#### **Break-Before-Make (BBM)**

The SiC714CD10 has an internal break–before–make function to ensure that both high–side and low–side MOSFETs are not turned on at the same time. The low–side MOSFET will not turn on until the high–side gate drive voltage is less than  $V_{BBM}$ , thus ensuring that the high–side MOSFET is turned off. This parameter is not user adjustable.

#### SHDN

CMOS logic signal. In the low state, the  $\overline{\rm SHDN}$  disables both high-side and low-side MOSFET's.

### **Capacitor to Boot Input (CBOOT)**

Connected to  $V_{DD}$  by an internal diode via the  $C_{BOOT}$  pin, the boot capacitor is used to sustain a voltage rail for the high-side MOSFET gate drive circuit.

### **Under Voltage Lockout (UVLO)**

During the start up cycle, the UVLO disables the gate drive holding high-side and low-side MOSFET's low until the input voltage rail has reached a point at which the logic circuitry can be safely activated. The UVLO is not user adjustable.

### **SYNC Pin for Pre-Bias Start-Up**

The low side MOSFET can be individually enable or disabled by using the SYNC pin. In the low state (SYNC = low), the low-side MOSFET is turned off. In the high state, the low-side MOSFET is enabled and follows the PWM input signal (see timing diagram, Figure 2). SYNC is a CMOS compatible logic input and is used for a pre-biased output voltage.

### Voltage Input (VIN)

This is the power input to the drain of the high-side Power MOSFET. This pin is connected to the high power intermediate BUS rail.

### Switch Node (SW)

The Switch node is the circuit PWM regulated output. This is the output applied to the filter circuit to deliver the regulated high current output for thebuck converter.

### **Power Ground (PGND)**

This is the output connection from the source of the low-side MOSFET . This output is the ground return loop for the power rail. It should be externally connected to CGND.

### **Control Ground (CGND)**

This is the control voltage return path for the driver and logic input circuitry to the SiC714CD10. This should externally connected to PGND.

### **APPLICATION CIRCUIT**

Power Up Sequence: The

presence of  $V_{DD}$  prior to applying the  $V_{IN}$  and PWM

is recommended to ensure

**Power Down Sequence:** 

The sequence should be

reverse of the on sequence,

turn off the VIN before

turning off the V<sub>DD</sub>.

a safe turn on



#### Figure 7

The SiC714CD10 has a built-in delay time that is optimized for the MOSFET pair. When the PWM signal goes low, the high-side driver will turn off, after circuit delay ( $t_{doff}$ ), and the output will start to ramp down,( $t_f$ ). After a further delay, the low-side driver turns on.

When the PWM goes high, the low-side driver turns off,( $t_{don}$ ). As the body diode starts to conduct, the high-side MOSFET turns on after a short delay  $_{\rm .}$  The delay is minimized to limit body diode conduction. The output then ramps up,(t\_r).



## Vishay Siliconix



Figure 8

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see http://www.vishay.com/ppg?73569.



Vishay

# Notice

Specifications of the products displayed herein are subject to change without notice. Vishay Intertechnology, Inc., or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies.

Information contained herein is intended to provide a product description only. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Vishay's terms and conditions of sale for such products, Vishay assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of Vishay products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Vishay for any damages resulting from such improper use or sale.